stm32f0xx_rcc.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523
  1. /**
  2. ******************************************************************************
  3. * @file stm32f0xx_rcc.h
  4. * @author MCD Application Team
  5. * @version V1.0.0
  6. * @date 23-March-2012
  7. * @brief This file contains all the functions prototypes for the RCC
  8. * firmware library.
  9. ******************************************************************************
  10. * @attention
  11. *
  12. * <h2><center>&copy; COPYRIGHT 2012 STMicroelectronics</center></h2>
  13. *
  14. * Licensed under MCD-ST Liberty SW License Agreement V2, (the "License");
  15. * You may not use this file except in compliance with the License.
  16. * You may obtain a copy of the License at:
  17. *
  18. * http://www.st.com/software_license_agreement_liberty_v2
  19. *
  20. * Unless required by applicable law or agreed to in writing, software
  21. * distributed under the License is distributed on an "AS IS" BASIS,
  22. * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
  23. * See the License for the specific language governing permissions and
  24. * limitations under the License.
  25. *
  26. ******************************************************************************
  27. */
  28. /* Define to prevent recursive inclusion -------------------------------------*/
  29. #ifndef __STM32F0XX_RCC_H
  30. #define __STM32F0XX_RCC_H
  31. #ifdef __cplusplus
  32. extern "C" {
  33. #endif
  34. /* Includes ------------------------------------------------------------------*/
  35. #include "stm32f0xx.h"
  36. /** @addtogroup STM32F0xx_StdPeriph_Driver
  37. * @{
  38. */
  39. /** @addtogroup RCC
  40. * @{
  41. */
  42. /* Exported types ------------------------------------------------------------*/
  43. typedef struct
  44. {
  45. uint32_t SYSCLK_Frequency;
  46. uint32_t HCLK_Frequency;
  47. uint32_t PCLK_Frequency;
  48. uint32_t ADCCLK_Frequency;
  49. uint32_t CECCLK_Frequency;
  50. uint32_t I2C1CLK_Frequency;
  51. uint32_t USART1CLK_Frequency;
  52. }RCC_ClocksTypeDef;
  53. /* Exported constants --------------------------------------------------------*/
  54. /** @defgroup RCC_Exported_Constants
  55. * @{
  56. */
  57. /** @defgroup RCC_HSE_configuration
  58. * @{
  59. */
  60. #define RCC_HSE_OFF ((uint8_t)0x00)
  61. #define RCC_HSE_ON ((uint8_t)0x01)
  62. #define RCC_HSE_Bypass ((uint8_t)0x05)
  63. #define IS_RCC_HSE(HSE) (((HSE) == RCC_HSE_OFF) || ((HSE) == RCC_HSE_ON) || \
  64. ((HSE) == RCC_HSE_Bypass))
  65. /**
  66. * @}
  67. */
  68. /** @defgroup RCC_PLL_Clock_Source
  69. * @{
  70. */
  71. #define RCC_PLLSource_HSI_Div2 RCC_CFGR_PLLSRC_HSI_Div2
  72. #define RCC_PLLSource_PREDIV1 RCC_CFGR_PLLSRC_PREDIV1
  73. #define IS_RCC_PLL_SOURCE(SOURCE) (((SOURCE) == RCC_PLLSource_HSI_Div2) || \
  74. ((SOURCE) == RCC_PLLSource_PREDIV1))
  75. /**
  76. * @}
  77. */
  78. /** @defgroup RCC_PLL_Multiplication_Factor
  79. * @{
  80. */
  81. #define RCC_PLLMul_2 RCC_CFGR_PLLMULL2
  82. #define RCC_PLLMul_3 RCC_CFGR_PLLMULL3
  83. #define RCC_PLLMul_4 RCC_CFGR_PLLMULL4
  84. #define RCC_PLLMul_5 RCC_CFGR_PLLMULL5
  85. #define RCC_PLLMul_6 RCC_CFGR_PLLMULL6
  86. #define RCC_PLLMul_7 RCC_CFGR_PLLMULL7
  87. #define RCC_PLLMul_8 RCC_CFGR_PLLMULL8
  88. #define RCC_PLLMul_9 RCC_CFGR_PLLMULL9
  89. #define RCC_PLLMul_10 RCC_CFGR_PLLMULL10
  90. #define RCC_PLLMul_11 RCC_CFGR_PLLMULL11
  91. #define RCC_PLLMul_12 RCC_CFGR_PLLMULL12
  92. #define RCC_PLLMul_13 RCC_CFGR_PLLMULL13
  93. #define RCC_PLLMul_14 RCC_CFGR_PLLMULL14
  94. #define RCC_PLLMul_15 RCC_CFGR_PLLMULL15
  95. #define RCC_PLLMul_16 RCC_CFGR_PLLMULL16
  96. #define IS_RCC_PLL_MUL(MUL) (((MUL) == RCC_PLLMul_2) || ((MUL) == RCC_PLLMul_3) || \
  97. ((MUL) == RCC_PLLMul_4) || ((MUL) == RCC_PLLMul_5) || \
  98. ((MUL) == RCC_PLLMul_6) || ((MUL) == RCC_PLLMul_7) || \
  99. ((MUL) == RCC_PLLMul_8) || ((MUL) == RCC_PLLMul_9) || \
  100. ((MUL) == RCC_PLLMul_10) || ((MUL) == RCC_PLLMul_11) || \
  101. ((MUL) == RCC_PLLMul_12) || ((MUL) == RCC_PLLMul_13) || \
  102. ((MUL) == RCC_PLLMul_14) || ((MUL) == RCC_PLLMul_15) || \
  103. ((MUL) == RCC_PLLMul_16))
  104. /**
  105. * @}
  106. */
  107. /** @defgroup RCC_PREDIV1_division_factor
  108. * @{
  109. */
  110. #define RCC_PREDIV1_Div1 RCC_CFGR2_PREDIV1_DIV1
  111. #define RCC_PREDIV1_Div2 RCC_CFGR2_PREDIV1_DIV2
  112. #define RCC_PREDIV1_Div3 RCC_CFGR2_PREDIV1_DIV3
  113. #define RCC_PREDIV1_Div4 RCC_CFGR2_PREDIV1_DIV4
  114. #define RCC_PREDIV1_Div5 RCC_CFGR2_PREDIV1_DIV5
  115. #define RCC_PREDIV1_Div6 RCC_CFGR2_PREDIV1_DIV6
  116. #define RCC_PREDIV1_Div7 RCC_CFGR2_PREDIV1_DIV7
  117. #define RCC_PREDIV1_Div8 RCC_CFGR2_PREDIV1_DIV8
  118. #define RCC_PREDIV1_Div9 RCC_CFGR2_PREDIV1_DIV9
  119. #define RCC_PREDIV1_Div10 RCC_CFGR2_PREDIV1_DIV10
  120. #define RCC_PREDIV1_Div11 RCC_CFGR2_PREDIV1_DIV11
  121. #define RCC_PREDIV1_Div12 RCC_CFGR2_PREDIV1_DIV12
  122. #define RCC_PREDIV1_Div13 RCC_CFGR2_PREDIV1_DIV13
  123. #define RCC_PREDIV1_Div14 RCC_CFGR2_PREDIV1_DIV14
  124. #define RCC_PREDIV1_Div15 RCC_CFGR2_PREDIV1_DIV15
  125. #define RCC_PREDIV1_Div16 RCC_CFGR2_PREDIV1_DIV16
  126. #define IS_RCC_PREDIV1(PREDIV1) (((PREDIV1) == RCC_PREDIV1_Div1) || ((PREDIV1) == RCC_PREDIV1_Div2) || \
  127. ((PREDIV1) == RCC_PREDIV1_Div3) || ((PREDIV1) == RCC_PREDIV1_Div4) || \
  128. ((PREDIV1) == RCC_PREDIV1_Div5) || ((PREDIV1) == RCC_PREDIV1_Div6) || \
  129. ((PREDIV1) == RCC_PREDIV1_Div7) || ((PREDIV1) == RCC_PREDIV1_Div8) || \
  130. ((PREDIV1) == RCC_PREDIV1_Div9) || ((PREDIV1) == RCC_PREDIV1_Div10) || \
  131. ((PREDIV1) == RCC_PREDIV1_Div11) || ((PREDIV1) == RCC_PREDIV1_Div12) || \
  132. ((PREDIV1) == RCC_PREDIV1_Div13) || ((PREDIV1) == RCC_PREDIV1_Div14) || \
  133. ((PREDIV1) == RCC_PREDIV1_Div15) || ((PREDIV1) == RCC_PREDIV1_Div16))
  134. /**
  135. * @}
  136. */
  137. /** @defgroup RCC_System_Clock_Source
  138. * @{
  139. */
  140. #define RCC_SYSCLKSource_HSI RCC_CFGR_SW_HSI
  141. #define RCC_SYSCLKSource_HSE RCC_CFGR_SW_HSE
  142. #define RCC_SYSCLKSource_PLLCLK RCC_CFGR_SW_PLL
  143. #define IS_RCC_SYSCLK_SOURCE(SOURCE) (((SOURCE) == RCC_SYSCLKSource_HSI) || \
  144. ((SOURCE) == RCC_SYSCLKSource_HSE) || \
  145. ((SOURCE) == RCC_SYSCLKSource_PLLCLK))
  146. /**
  147. * @}
  148. */
  149. /** @defgroup RCC_AHB_Clock_Source
  150. * @{
  151. */
  152. #define RCC_SYSCLK_Div1 RCC_CFGR_HPRE_DIV1
  153. #define RCC_SYSCLK_Div2 RCC_CFGR_HPRE_DIV2
  154. #define RCC_SYSCLK_Div4 RCC_CFGR_HPRE_DIV4
  155. #define RCC_SYSCLK_Div8 RCC_CFGR_HPRE_DIV8
  156. #define RCC_SYSCLK_Div16 RCC_CFGR_HPRE_DIV16
  157. #define RCC_SYSCLK_Div64 RCC_CFGR_HPRE_DIV64
  158. #define RCC_SYSCLK_Div128 RCC_CFGR_HPRE_DIV128
  159. #define RCC_SYSCLK_Div256 RCC_CFGR_HPRE_DIV256
  160. #define RCC_SYSCLK_Div512 RCC_CFGR_HPRE_DIV512
  161. #define IS_RCC_HCLK(HCLK) (((HCLK) == RCC_SYSCLK_Div1) || ((HCLK) == RCC_SYSCLK_Div2) || \
  162. ((HCLK) == RCC_SYSCLK_Div4) || ((HCLK) == RCC_SYSCLK_Div8) || \
  163. ((HCLK) == RCC_SYSCLK_Div16) || ((HCLK) == RCC_SYSCLK_Div64) || \
  164. ((HCLK) == RCC_SYSCLK_Div128) || ((HCLK) == RCC_SYSCLK_Div256) || \
  165. ((HCLK) == RCC_SYSCLK_Div512))
  166. /**
  167. * @}
  168. */
  169. /** @defgroup RCC_APB_Clock_Source
  170. * @{
  171. */
  172. #define RCC_HCLK_Div1 RCC_CFGR_PPRE_DIV1
  173. #define RCC_HCLK_Div2 RCC_CFGR_PPRE_DIV2
  174. #define RCC_HCLK_Div4 RCC_CFGR_PPRE_DIV4
  175. #define RCC_HCLK_Div8 RCC_CFGR_PPRE_DIV8
  176. #define RCC_HCLK_Div16 RCC_CFGR_PPRE_DIV16
  177. #define IS_RCC_PCLK(PCLK) (((PCLK) == RCC_HCLK_Div1) || ((PCLK) == RCC_HCLK_Div2) || \
  178. ((PCLK) == RCC_HCLK_Div4) || ((PCLK) == RCC_HCLK_Div8) || \
  179. ((PCLK) == RCC_HCLK_Div16))
  180. /**
  181. * @}
  182. */
  183. /** @defgroup RCC_ADC_clock_source
  184. * @{
  185. */
  186. #define RCC_ADCCLK_HSI14 ((uint32_t)0x00000000)
  187. #define RCC_ADCCLK_PCLK_Div2 ((uint32_t)0x01000000)
  188. #define RCC_ADCCLK_PCLK_Div4 ((uint32_t)0x01004000)
  189. #define IS_RCC_ADCCLK(ADCCLK) (((ADCCLK) == RCC_ADCCLK_HSI14) || ((ADCCLK) == RCC_ADCCLK_PCLK_Div2) || \
  190. ((ADCCLK) == RCC_ADCCLK_PCLK_Div4))
  191. /**
  192. * @}
  193. */
  194. /** @defgroup RCC_CEC_clock_source
  195. * @{
  196. */
  197. #define RCC_CECCLK_HSI_Div244 ((uint32_t)0x00000000)
  198. #define RCC_CECCLK_LSE RCC_CFGR3_CECSW
  199. #define IS_RCC_CECCLK(CECCLK) (((CECCLK) == RCC_CECCLK_HSI_Div244) || ((CECCLK) == RCC_CECCLK_LSE))
  200. /**
  201. * @}
  202. */
  203. /** @defgroup RCC_I2C_clock_source
  204. * @{
  205. */
  206. #define RCC_I2C1CLK_HSI ((uint32_t)0x00000000)
  207. #define RCC_I2C1CLK_SYSCLK RCC_CFGR3_I2C1SW
  208. #define IS_RCC_I2CCLK(I2CCLK) (((I2CCLK) == RCC_I2C1CLK_HSI) || ((I2CCLK) == RCC_I2C1CLK_SYSCLK))
  209. /**
  210. * @}
  211. */
  212. /** @defgroup RCC_USART_clock_source
  213. * @{
  214. */
  215. #define RCC_USART1CLK_PCLK ((uint32_t)0x00000000)
  216. #define RCC_USART1CLK_SYSCLK RCC_CFGR3_USART1SW_0
  217. #define RCC_USART1CLK_LSE RCC_CFGR3_USART1SW_1
  218. #define RCC_USART1CLK_HSI RCC_CFGR3_USART1SW
  219. #define IS_RCC_USARTCLK(USARTCLK) (((USARTCLK) == RCC_USART1CLK_PCLK) || ((USARTCLK) == RCC_USART1CLK_SYSCLK) || \
  220. ((USARTCLK) == RCC_USART1CLK_LSE) || ((USARTCLK) == RCC_USART1CLK_HSI))
  221. /**
  222. * @}
  223. */
  224. /** @defgroup RCC_Interrupt_Source
  225. * @{
  226. */
  227. #define RCC_IT_LSIRDY ((uint8_t)0x01)
  228. #define RCC_IT_LSERDY ((uint8_t)0x02)
  229. #define RCC_IT_HSIRDY ((uint8_t)0x04)
  230. #define RCC_IT_HSERDY ((uint8_t)0x08)
  231. #define RCC_IT_PLLRDY ((uint8_t)0x10)
  232. #define RCC_IT_HSI14RDY ((uint8_t)0x20)
  233. #define RCC_IT_CSS ((uint8_t)0x80)
  234. #define IS_RCC_IT(IT) ((((IT) & (uint8_t)0xC0) == 0x00) && ((IT) != 0x00))
  235. #define IS_RCC_GET_IT(IT) (((IT) == RCC_IT_LSIRDY) || ((IT) == RCC_IT_LSERDY) || \
  236. ((IT) == RCC_IT_HSIRDY) || ((IT) == RCC_IT_HSERDY) || \
  237. ((IT) == RCC_IT_PLLRDY) || ((IT) == RCC_IT_HSI14RDY) || \
  238. ((IT) == RCC_IT_CSS))
  239. #define IS_RCC_CLEAR_IT(IT) ((((IT) & (uint8_t)0x40) == 0x00) && ((IT) != 0x00))
  240. /**
  241. * @}
  242. */
  243. /** @defgroup RCC_LSE_Configuration
  244. * @{
  245. */
  246. #define RCC_LSE_OFF ((uint32_t)0x00000000)
  247. #define RCC_LSE_ON RCC_BDCR_LSEON
  248. #define RCC_LSE_Bypass ((uint32_t)(RCC_BDCR_LSEON | RCC_BDCR_LSEBYP))
  249. #define IS_RCC_LSE(LSE) (((LSE) == RCC_LSE_OFF) || ((LSE) == RCC_LSE_ON) || \
  250. ((LSE) == RCC_LSE_Bypass))
  251. /**
  252. * @}
  253. */
  254. /** @defgroup RCC_RTC_Clock_Source
  255. * @{
  256. */
  257. #define RCC_RTCCLKSource_LSE RCC_BDCR_RTCSEL_LSE
  258. #define RCC_RTCCLKSource_LSI RCC_BDCR_RTCSEL_LSI
  259. #define RCC_RTCCLKSource_HSE_Div32 RCC_BDCR_RTCSEL_HSE
  260. #define IS_RCC_RTCCLK_SOURCE(SOURCE) (((SOURCE) == RCC_RTCCLKSource_LSE) || \
  261. ((SOURCE) == RCC_RTCCLKSource_LSI) || \
  262. ((SOURCE) == RCC_RTCCLKSource_HSE_Div32))
  263. /**
  264. * @}
  265. */
  266. /** @defgroup RCC_LSE_Drive_Configuration
  267. * @{
  268. */
  269. #define RCC_LSEDrive_Low ((uint32_t)0x00000000)
  270. #define RCC_LSEDrive_MediumLow RCC_BDCR_LSEDRV_0
  271. #define RCC_LSEDrive_MediumHigh RCC_BDCR_LSEDRV_1
  272. #define RCC_LSEDrive_High RCC_BDCR_LSEDRV
  273. #define IS_RCC_LSE_DRIVE(DRIVE) (((DRIVE) == RCC_LSEDrive_Low) || ((DRIVE) == RCC_LSEDrive_MediumLow) || \
  274. ((DRIVE) == RCC_LSEDrive_MediumHigh) || ((DRIVE) == RCC_LSEDrive_High))
  275. /**
  276. * @}
  277. */
  278. /** @defgroup RCC_AHB_Peripherals
  279. * @{
  280. */
  281. #define RCC_AHBPeriph_GPIOA RCC_AHBENR_GPIOAEN
  282. #define RCC_AHBPeriph_GPIOB RCC_AHBENR_GPIOBEN
  283. #define RCC_AHBPeriph_GPIOC RCC_AHBENR_GPIOCEN
  284. #define RCC_AHBPeriph_GPIOD RCC_AHBENR_GPIODEN
  285. #define RCC_AHBPeriph_GPIOF RCC_AHBENR_GPIOFEN
  286. #define RCC_AHBPeriph_TS RCC_AHBENR_TSEN
  287. #define RCC_AHBPeriph_CRC RCC_AHBENR_CRCEN
  288. #define RCC_AHBPeriph_FLITF RCC_AHBENR_FLITFEN
  289. #define RCC_AHBPeriph_SRAM RCC_AHBENR_SRAMEN
  290. #define RCC_AHBPeriph_DMA1 RCC_AHBENR_DMA1EN
  291. #define IS_RCC_AHB_PERIPH(PERIPH) ((((PERIPH) & 0xFEA1FFAA) == 0x00) && ((PERIPH) != 0x00))
  292. #define IS_RCC_AHB_RST_PERIPH(PERIPH) ((((PERIPH) & 0xFEA1FFFF) == 0x00) && ((PERIPH) != 0x00))
  293. /**
  294. * @}
  295. */
  296. /** @defgroup RCC_APB2_Peripherals
  297. * @{
  298. */
  299. #define RCC_APB2Periph_SYSCFG RCC_APB2ENR_SYSCFGEN
  300. #define RCC_APB2Periph_ADC1 RCC_APB2ENR_ADC1EN
  301. #define RCC_APB2Periph_TIM1 RCC_APB2ENR_TIM1EN
  302. #define RCC_APB2Periph_SPI1 RCC_APB2ENR_SPI1EN
  303. #define RCC_APB2Periph_USART1 RCC_APB2ENR_USART1EN
  304. #define RCC_APB2Periph_TIM15 RCC_APB2ENR_TIM15EN
  305. #define RCC_APB2Periph_TIM16 RCC_APB2ENR_TIM16EN
  306. #define RCC_APB2Periph_TIM17 RCC_APB2ENR_TIM17EN
  307. #define RCC_APB2Periph_DBGMCU RCC_APB2ENR_DBGMCUEN
  308. #define IS_RCC_APB2_PERIPH(PERIPH) ((((PERIPH) & 0xFFB8A5FE) == 0x00) && ((PERIPH) != 0x00))
  309. /**
  310. * @}
  311. */
  312. /** @defgroup RCC_APB1_Peripherals
  313. * @{
  314. */
  315. #define RCC_APB1Periph_TIM2 RCC_APB1ENR_TIM2EN
  316. #define RCC_APB1Periph_TIM3 RCC_APB1ENR_TIM3EN
  317. #define RCC_APB1Periph_TIM6 RCC_APB1ENR_TIM6EN
  318. #define RCC_APB1Periph_TIM14 RCC_APB1ENR_TIM14EN
  319. #define RCC_APB1Periph_WWDG RCC_APB1ENR_WWDGEN
  320. #define RCC_APB1Periph_SPI2 RCC_APB1ENR_SPI2EN
  321. #define RCC_APB1Periph_USART2 RCC_APB1ENR_USART2EN
  322. #define RCC_APB1Periph_I2C1 RCC_APB1ENR_I2C1EN
  323. #define RCC_APB1Periph_I2C2 RCC_APB1ENR_I2C2EN
  324. #define RCC_APB1Periph_PWR RCC_APB1ENR_PWREN
  325. #define RCC_APB1Periph_DAC RCC_APB1ENR_DACEN
  326. #define RCC_APB1Periph_CEC RCC_APB1ENR_CECEN
  327. #define IS_RCC_APB1_PERIPH(PERIPH) ((((PERIPH) & 0x8F9DB6EC) == 0x00) && ((PERIPH) != 0x00))
  328. /**
  329. * @}
  330. */
  331. /** @defgroup RCC_MCO_Clock_Source
  332. * @{
  333. */
  334. #define RCC_MCOSource_NoClock ((uint8_t)0x00)
  335. #define RCC_MCOSource_HSI14 ((uint8_t)0x01)
  336. #define RCC_MCOSource_LSI ((uint8_t)0x02)
  337. #define RCC_MCOSource_LSE ((uint8_t)0x03)
  338. #define RCC_MCOSource_SYSCLK ((uint8_t)0x04)
  339. #define RCC_MCOSource_HSI ((uint8_t)0x05)
  340. #define RCC_MCOSource_HSE ((uint8_t)0x06)
  341. #define RCC_MCOSource_PLLCLK_Div2 ((uint8_t)0x07)
  342. #define IS_RCC_MCO_SOURCE(SOURCE) (((SOURCE) == RCC_MCOSource_NoClock) || ((SOURCE) == RCC_MCOSource_HSI14) || \
  343. ((SOURCE) == RCC_MCOSource_SYSCLK) || ((SOURCE) == RCC_MCOSource_HSI) || \
  344. ((SOURCE) == RCC_MCOSource_HSE) || ((SOURCE) == RCC_MCOSource_PLLCLK_Div2)|| \
  345. ((SOURCE) == RCC_MCOSource_LSI) || ((SOURCE) == RCC_MCOSource_LSE))
  346. /**
  347. * @}
  348. */
  349. /** @defgroup RCC_Flag
  350. * @{
  351. */
  352. #define RCC_FLAG_HSIRDY ((uint8_t)0x01)
  353. #define RCC_FLAG_HSERDY ((uint8_t)0x11)
  354. #define RCC_FLAG_PLLRDY ((uint8_t)0x19)
  355. #define RCC_FLAG_LSERDY ((uint8_t)0x21)
  356. #define RCC_FLAG_LSIRDY ((uint8_t)0x41)
  357. #define RCC_FLAG_V18PWRRSTF ((uint8_t)0x57)
  358. #define RCC_FLAG_OBLRST ((uint8_t)0x59)
  359. #define RCC_FLAG_PINRST ((uint8_t)0x5A)
  360. #define RCC_FLAG_PORRST ((uint8_t)0x5B)
  361. #define RCC_FLAG_SFTRST ((uint8_t)0x5C)
  362. #define RCC_FLAG_IWDGRST ((uint8_t)0x5D)
  363. #define RCC_FLAG_WWDGRST ((uint8_t)0x5E)
  364. #define RCC_FLAG_LPWRRST ((uint8_t)0x5F)
  365. #define RCC_FLAG_HSI14RDY ((uint8_t)0x61)
  366. #define IS_RCC_FLAG(FLAG) (((FLAG) == RCC_FLAG_HSIRDY) || ((FLAG) == RCC_FLAG_HSERDY) || \
  367. ((FLAG) == RCC_FLAG_PLLRDY) || ((FLAG) == RCC_FLAG_LSERDY) || \
  368. ((FLAG) == RCC_FLAG_LSIRDY) || ((FLAG) == RCC_FLAG_OBLRST) || \
  369. ((FLAG) == RCC_FLAG_PINRST) || ((FLAG) == RCC_FLAG_PORRST) || \
  370. ((FLAG) == RCC_FLAG_SFTRST) || ((FLAG) == RCC_FLAG_IWDGRST)|| \
  371. ((FLAG) == RCC_FLAG_WWDGRST) || ((FLAG) == RCC_FLAG_LPWRRST)|| \
  372. ((FLAG) == RCC_FLAG_HSI14RDY)|| ((FLAG) == RCC_FLAG_V18PWRRSTF))
  373. #define IS_RCC_HSI_CALIBRATION_VALUE(VALUE) ((VALUE) <= 0x1F)
  374. #define IS_RCC_HSI14_CALIBRATION_VALUE(VALUE) ((VALUE) <= 0x1F)
  375. /**
  376. * @}
  377. */
  378. /**
  379. * @}
  380. */
  381. /* Exported macro ------------------------------------------------------------*/
  382. /* Exported functions ------------------------------------------------------- */
  383. /* Function used to set the RCC clock configuration to the default reset state */
  384. void RCC_DeInit(void);
  385. /* Internal/external clocks, PLL, CSS and MCO configuration functions *********/
  386. void RCC_HSEConfig(uint8_t RCC_HSE);
  387. ErrorStatus RCC_WaitForHSEStartUp(void);
  388. void RCC_AdjustHSICalibrationValue(uint8_t HSICalibrationValue);
  389. void RCC_HSICmd(FunctionalState NewState);
  390. void RCC_AdjustHSI14CalibrationValue(uint8_t HSI14CalibrationValue);
  391. void RCC_HSI14Cmd(FunctionalState NewState);
  392. void RCC_HSI14ADCRequestCmd(FunctionalState NewState);
  393. void RCC_LSEConfig(uint32_t RCC_LSE);
  394. void RCC_LSEDriveConfig(uint32_t RCC_LSEDrive);
  395. void RCC_LSICmd(FunctionalState NewState);
  396. void RCC_PLLConfig(uint32_t RCC_PLLSource, uint32_t RCC_PLLMul);
  397. void RCC_PLLCmd(FunctionalState NewState);
  398. void RCC_PREDIV1Config(uint32_t RCC_PREDIV1_Div);
  399. void RCC_ClockSecuritySystemCmd(FunctionalState NewState);
  400. void RCC_MCOConfig(uint8_t RCC_MCOSource);
  401. /* System, AHB and APB busses clocks configuration functions ******************/
  402. void RCC_SYSCLKConfig(uint32_t RCC_SYSCLKSource);
  403. uint8_t RCC_GetSYSCLKSource(void);
  404. void RCC_HCLKConfig(uint32_t RCC_SYSCLK);
  405. void RCC_PCLKConfig(uint32_t RCC_HCLK);
  406. void RCC_ADCCLKConfig(uint32_t RCC_ADCCLK);
  407. void RCC_CECCLKConfig(uint32_t RCC_CECCLK);
  408. void RCC_I2CCLKConfig(uint32_t RCC_I2CCLK);
  409. void RCC_USARTCLKConfig(uint32_t RCC_USARTCLK);
  410. void RCC_GetClocksFreq(RCC_ClocksTypeDef* RCC_Clocks);
  411. /* Peripheral clocks configuration functions **********************************/
  412. void RCC_RTCCLKConfig(uint32_t RCC_RTCCLKSource);
  413. void RCC_RTCCLKCmd(FunctionalState NewState);
  414. void RCC_BackupResetCmd(FunctionalState NewState);
  415. void RCC_AHBPeriphClockCmd(uint32_t RCC_AHBPeriph, FunctionalState NewState);
  416. void RCC_APB2PeriphClockCmd(uint32_t RCC_APB2Periph, FunctionalState NewState);
  417. void RCC_APB1PeriphClockCmd(uint32_t RCC_APB1Periph, FunctionalState NewState);
  418. void RCC_AHBPeriphResetCmd(uint32_t RCC_AHBPeriph, FunctionalState NewState);
  419. void RCC_APB2PeriphResetCmd(uint32_t RCC_APB2Periph, FunctionalState NewState);
  420. void RCC_APB1PeriphResetCmd(uint32_t RCC_APB1Periph, FunctionalState NewState);
  421. /* Interrupts and flags management functions **********************************/
  422. void RCC_ITConfig(uint8_t RCC_IT, FunctionalState NewState);
  423. FlagStatus RCC_GetFlagStatus(uint8_t RCC_FLAG);
  424. void RCC_ClearFlag(void);
  425. ITStatus RCC_GetITStatus(uint8_t RCC_IT);
  426. void RCC_ClearITPendingBit(uint8_t RCC_IT);
  427. #ifdef __cplusplus
  428. }
  429. #endif
  430. #endif /* __STM32F0XX_RCC_H */
  431. /**
  432. * @}
  433. */
  434. /**
  435. * @}
  436. */
  437. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/